# **Junior Design**

555 Timer

Design Improvements

Samuel Dickerson, Ph.D. ECE Department University of Pittsburgh





# **555 Timer Reflection**Hans Camenzind



Any final comments on why the 555 design has been so resilient for so long?







#### **555 Timer Lessons**

- A "perfect" design is not possible
- A "perfect" design is also not always necessary
- Always room for improvements and design iterations

Is there anything you would like to redo with your 555 timer design?



### **555 Timer Design Reflection**





#### **Decoupling Capacitors**





#### **Decoupling Capacitors**





- Large capacitor placed away from IC to smooth out low frequency changes
- Small capacitors placed closer to the IC to smooth high frequency changes



#### **Design Reviews**



In the IEEE Article, you mentioned that there was a design review at Signetics. Was that a contractual obligation?

No. I just thought it was a good idea. I've always had design reviews for all my designs. Get feedback, bounce off ideas with colleagues. But, just how laborious the design was. First, the breadboarding of the circuit. The one thing you want to do is make sure the circuit works well in production, and in production you have parameter variation - high gain, low gain for transistors, high resistor values, low resistor values, all sorts of combinations.





How can we make this design better?







Vs.







How can we make this design better?





#### **Trace Impedance**







$$C(pF) \approx \frac{0.0886 \ \varepsilon_{\Gamma} \ A}{h}$$

h = separation between planes (cm) A = area of common planes = I\*w (cm²) e. = PCB Permeability

- Every trace, plane, and via has an associated inductance, capacitance, and resistance
- Impact on PCB depends on both frequency and dimensions



#### **Ground Planes**



Light green area is the "ground plane"

#### PCB's often contain "Ground Planes"

- Makes layout easier
- Ensure's ground is consistent
- Reduces elective noise / crosstalk and ground loops

# Can we make the design better?















## **Surface Mount Components**





#### **Current Tasks**

- 1. Review your project proposal
- 2. Prepare Bill of materials for your design project (Digikey)
- 3. Start Constructing Schematic
- 4. Verify your design

